

Videos | Books | Classroom Coaching E: bharatsir@hotmail.com M: 9820408217

# PRIORITY MODES OF 8259

## Fully Nested Mode (FNM)

It is the **default mode** of 8259. It is a **fixed priority** mode. **IR**<sub>0</sub> has the **highest** priority and **IR**<sub>7</sub> has the **lowest** priority. It is preferred for "Single" 8259.

## Special Fully Nested Mode (SFNM)

This mode can be used for the Master 8259 in a cascaded configuration. Its priority structure is fixed and is the same as FNM ( $IR_0$  highest and  $IR_7$  lowest). Additionally, in SFNM, the Master would recognize a higher priority interrupt from a slave, whose another interrupt is currently being serviced. This is possible only in SFNM.

# **Rotating Priority Modes**

There are **two** rotating priority modes: Automatic Rotation and Specific Rotation

#### **Automatic Rotation Mode**

This is a rotating priority mode.

It is **preferred** when **several interrupt** sources are of **equal priority**.

In this mode, after a device receives service, it gets the lowest priority.

All other priorities rotate subsequently. Per doubts contact Bharat Sir on 98204 08217

**Eg**: If IR<sub>2</sub> is has just been serviced, it will get the lowest priority.

### **Specific Rotation Mode**

It is also a rotating priority mode, but here the user can select any IR level for lowest priority, and thus fix all other priorities.

# **Special Mask Mode (SMM)**

**Usually** 8259 **prevents interrupt requests lower or equal** to the interrupt, which is **currently** in service.

In SMM 8259 permits interrupts of all levels (lower or higher) except the one currently in service.

As we are specially masking the current interrupt, it is called Special Mask Mode.

This mode is preferred when we don't want priority

#### 8086 MICROPROCESSOR



Author: Bharat Acharya Sem IV – Electronics Mumbai 2018

### **Poll Mode**

Here the **INT line** of 8259 is **not used** hence 8259 cannot interrupt the  $\mu p$ .

Instead, the  $\mu P$  will give Poll command to 8259 using OCW3.

In return, 8259 provides a Poll Word to the  $\mu P$ .

The Poll Word indicates the highest priority interrupt, which requires service.

#### **Poll Word**



Thereafter the µP services the interrupt. Peor doubts contact Bharat Sir on 98204 08217

**Advantage:** The  $\mu$ P's program is not disturbed. It can be used when the ISR is common for several Interrupts. It can be used to increase the total number of interrupts beyond 64.

**Drawback:** If the polling interval is too large, the interrupts will be serviced after long intervals. If the polling interval is small, lot of time may be wasted in unnecessary polls.

### **Buffered Mode**

In this mode  $\ensuremath{\mathbf{SP}}$  /  $\ensuremath{\mathbf{EN}}$  becomes  $\ensuremath{\mathbf{low}}$  during  $\ensuremath{\mathbf{INTA}}$  cycle.

This signal is used to enable the buffer.

# **EOI - (End Of Interrupt)**

When the  $\mu P$  responds to an interrupt request by sending the first  $\overline{INTA}$  signal, the 8259 sets the corresponding bit in the In Service Register (InSR).

This **begins** the **service** of the interrupt.

When this bit in the In Service Register is cleared, it is called as End of Interrupt (EOI).



Videos | Books | Classroom Coaching E: bharatsir@hotmail.com M: 9820408217

### **EOI Modes:**

### 1) Normal EOI Mode:

Here an EOI Command is necessary. The EOI Command is given by the programmer at the end of the ISR. It causes 8259 to clear the bit from In Service Register. There are two types of EOI Commands:

### **Non Specific EOI Command:**

Here the programmer doesn't specify the Bit number to be cleared. 8259 automatically clears the highest priority bit from In Service Register.

### **Specific EOI Command:**

Here the programmer specifies the Bit number to be cleared from In Service Register.

## 2) Auto EOI Mode (AEOI):

In AEOI mode the EI command is not needed. Instead, 8259 will itself clear the corresponding bit from In Service Register at the end of the  $2^{nd}$  **INTA** pulse.



Author: Bharat Acharya Sem IV – Electronics Mumbai 2018

# **Initialization of 8259**





Videos | Books | Classroom Coaching E: bharatsir@hotmail.com M: 9820408217

As seen above there are **two types** of **commands**, **Initialization Command Words (ICWs)** and **Operational Command Words (OCWs)**.

### **ICWs**

**ICWs** have to be **given during** the **initialization** of 8259 (i.e. **before** the μP can start **using 8259**).

Pror doubts contact Bharat Sir on 98204 08217

ICW1 and ICW2 are compulsory.

If Cascaded, ICW3 has to be given.

Whether ICW4 is required or not, is specified in the ICW1.

If ICW4 is required, it has to be written.

It is **important** that the ICWs are **written in** the **above sequence only**.

None of the ICWs can be individually repeated, but the entire initialization can be repeated if required.

#### **OCWs**

**OCWs** are given during the operation of 8259 (i.e. after the  $\mu P$  has started using 8259).

OCWs are not compulsory.

OCWs do not have to be given in a specific order.

OCWs can be individually repeated.

They are mainly used to alter the **masking** status and the **operation modes** of 8259.



#### **8086 MICROPROCESSOR**

Author: Bharat Acharya Sem IV – Electronics Mumbai 2018







Videos | Books | Classroom Coaching E: bharatsir@hotmail.com

M: 9820408217



# Bharat Acharya

### **BHARAT ACHARYA EDUCATION**

Videos | Books | Classroom Coaching E: bharatsir@hotmail.com M: 9820408217

## 8259 PROGRAMMING

Normally in the exam you are asked to initialize a single 8259 for some given specifications. Profounds contact Bharat Sir on 98204 08217

Remember that in any case ICW1, ICW2 and ICW4 will be required.

If the system is cascaded then ICW3 is required.

For a cascaded system remember that every 8259 has to be initialized, i.e. the entire procedure has to be repeated for each 8259.

If masking is asked then OCW1 is required.

If rotating priority is asked then OCW2 is required.

Finally, if SMM or Polling is asked then OCW3 is required.

Q 1) WAP to initialize Single 8259 as follows
Edge triggered,
Single,
Auto EOI Mode,
Buffered Mode,
Mask IR3, IR4, IR5, IR6,
Vector number of IR0 is 40H.
Assume 8259 is at Port Address 80H.

#### Soln:

### Code SEGMENT

ASSUME CS: Code

```
Start: MOV AL, 13H
       OUT
            80H, AL
                            // ICW1 = 0001 0011 = 13H
       VOM
            AL, 40H
       OUT
            82H, AL
                            // ICW2 = 0100 0000 = 40H
       VOM
            AL, OBH
            82H, AL
                            // ICW4 = 0000 1011 = 0BH
       OUT
       VOM
            AL, 78H
                            // OCW1 = 0111 1000 = 78H
       OUT
            82H, AL
       INT
            03H
```

### Code ENDS

END Start





Author: Bharat Acharya Sem IV – Electronics Mumbai 2018

Q 2) WAP to initialize Cascaded 8259.

One Master, two slaves connected on IR2 and IR3 of master.

Master: Port address 80H. Vector Number of IR6 is 46H. Edge triggered. AEOI Mode.

SFNM. Keyboard Interrupt connected on IR4.

Slave2: Port address 84H. Vector Number of IRO is 50H. Level triggered.

Normal EOI Mode. Printer Interrupt on IRO. Card Reader Interrupt on IR1.

Slave3: Port address 90H. Vector Number of IR6 is 76H. Edge triggered. AEOI Mode. External Interrupts connected on IR0, IR1, IR2 and IR7.

For all the above 8259's, mask the unwanted interrupts.

Also show the decoding for the above circuit.

#### Soln: Pror doubts contact Bharat Sir on 98204 08217

#### Code SEGMENT

```
ASSUME CS: Code
Start: MOV AL, 11H
                        // MASTER 8259
            80H, AL
                               // ICW1 = 0001 0001 = 11H
      OUT
      MOV
            AL, 40H
            82H, AL
                               // ICW2 = 0100 0000 = 40H
      OUT
      MOV
            AL, OCH
      OUT
            82H, AL
                               // ICW3 = 0000 1100 = 0CH
      MOV
            AL, 1FH
      OUT
            82H, AL
                               // ICW4 = 0001 1111 = 1FH
      MOV
            AL, E3H
      OUT
            82H, AL
                               // OCW1 = 1110 0011 = E3H
                        // SLAVE at IR2
      MOV
            AL, 19H
      OUT
            84H, AL
                               // ICW1 = 0001 1001 = 19H
      MOV
            AL, 50H
      OUT
            86H, AL
                               // ICW2 = 0101 0000 = 50H
      VOM
            AL, 02H
            86H, AL
                               // ICW3 = 0000 0010 = 02H
      OUT
            AL, 09H
      MOV
      OUT
            86H, AL
                               // ICW4 = 0000 1001 = 09H
      VOM
            AL, FCH
            86H, AL
                               // OCW1 = 1111 1100 = FCH
      OUT
                        // SLAVE at IR3
            AL, 11H
      MOV
            90H, AL
                               // ICW1 = 0001 0001 = 11H
      OUT
      MOV
            AL, 70H
      OUT
            92H, AL
                               // ICW2 = 0111 0000 = 70H
      MOV
            AL, 03H
      OUT
            92H, AL
                               // ICW3 = 0000 0011 = 03H
      MOV
            AL, OBH
      OUT
            92H, AL
                               // ICW4 = 0000 1011 = 0BH
            AL, 78H
      MOV
      OUT
            92H, AL
                               // OCW1 = 0111 1000 = 78H
```

INT 03H

Code ENDS END Start